Visible to Intel only — GUID: iga1401400498710
Ixiasoft
Visible to Intel only — GUID: iga1401400498710
Ixiasoft
39.2.2. Configuration
- You can configure the input interface of the data pattern generator core using the following parameter:
ST_DATA_W — The width of the input data signal that the data pattern checker core supports. Valid values are 32, 40, 50, 64, 66, 80, and 128.
- You can add a bypass interface to register and output the input data through a bypass port using the following parameter:
Enable Bypass Interface — Select this option to enable this interface. By default, this interface is disabled.
- The data pattern generator core supports two types of interface: Avalon® -ST and Conduit interface. You can select either of them using the following parameter:
Enable Avalon® Interface — Select this option to enable Avalon® interface. By default this interface is enabled. De-select this option to enable Conduit interface.
- You can enable frequency counter by selecting the following parameter:
Enable Frequency Counter
- The following parameter determines the synchronization depth for clock crossing from Avalon® -MM clock domain to Avalon® -ST clock domain:
CROSS_CLK_SYNC_DEPTH — Default value is 2. Valid values are => 2.