Visible to Intel only — GUID: sfo1410070112916
Ixiasoft
Visible to Intel only — GUID: sfo1410070112916
Ixiasoft
30. Simulating the HPS Component
This section describes the simulation support for the hard processor system (HPS) component. The HPS simulation models provide bus functional models of the HPS and FPGA fabric and a simulation model of the interface to SDRAM memory.
The HPS simulation support does not include modules implemented in the HPS, such as the Arm* Cortex* ‑A9 MPCore* processor.
The simulation support files are specified when the HPS component is instantiated in the Platform Designer (Standard) system integration tool. When you enable a particular HPS-FPGA interface, Platform Designer (Standard) provides the corresponding model during the generation process.
The HPS simulation support enables you to develop and verify your own FPGA user logic or intellectual property (IP) that interfaces to the HPS component.
The simulation model supports the following interfaces:
- Clock and reset interfaces
- FPGA-to-HPS Advanced Microcontroller Bus Architecture ( AMBA* ) Advanced eXtensible Interface ( AXI* ) slave interface
- HPS-to-FPGA AXI* master interface
- Lightweight HPS-to-FPGA AXI master interface
- FPGA-to-HPS SDRAM interface
- Microprocessor unit (MPU) general-purpose I/O (GPIO) interface
- MPU standby and event interface
- Interrupts interface
- Direct memory access (DMA) controller peripheral request interface
- Debug Advanced Peripheral Bus ( APB* ) interface
- System Trace Macrocell (STM) hardware event
- FPGA cross trigger interface (CTI)
- FPGA trace port interface unit (TPIU)
- Boot from FPGA interface
- Input-only general purpose interface
The HPS BFMs use standard function calls from the BFM application programming interface (API), as detailed in the remainder of this chapter.
HPS simulation supports only Verilog HDL or SystemVerilog simulation environments. Users with VHDL Custom IP can run BFM simulations so long as a mixed-language simulation license is available on their chosen simulator.
Section Content
Simulation Flows
Clock and Reset Interfaces
FPGA-to-HPS AXI Slave Interface
HPS-to-FPGA AXI Master Interface
Lightweight HPS-to-FPGA AXI Master Interface
FPGA-to-HPS SDRAM Interface
HPS-to-FPGA MPU Event Interface
Interrupts Interface
HPS-to-FPGA Debug APB Interface
FPGA-to-HPS System Trace Macrocell Hardware Event Interface
HPS-to-FPGA Cross-Trigger Interface
HPS-to-FPGA Trace Port Interface
FPGA-to-HPS DMA Handshake Interface
Boot from FPGA Interface
General Purpose Input Interface