Visible to Intel only — GUID: dmi1424859716228
Ixiasoft
1.1. Reed-Solomon II versus High-Speed Reed Solomon Intel® FPGA IP
1.2. High-speed Reed-Solomon IP Core Features
1.3. High-Speed Reed-Solomon IP Device Family Support
1.4. DSP IP Core Verification
1.5. High-speed Reed-Solomon IP Core Release Information
1.6. High-speed Reed-Solomon IP Core Performance and Resource Utilization
Visible to Intel only — GUID: dmi1424859716228
Ixiasoft
3.1.1. High-Speed Reed-Solomon Encoder
When the encoder receives data symbols, it generates check symbols for a given codeword and sends the input codeword together with the check symbols to the output interface.
The encoder may use backpressure on the upstream component when it generates the check symbols and the parallelism is smaller than the number of check symbols.
Figure 7. High-speed Reed-Solomon EncodingShows how a codeword is encoded