Visible to Intel only — GUID: dmi1424864210721
Ixiasoft
1.1. Reed-Solomon II versus High-Speed Reed Solomon Intel® FPGA IP
1.2. High-speed Reed-Solomon IP Core Features
1.3. High-Speed Reed-Solomon IP Device Family Support
1.4. DSP IP Core Verification
1.5. High-speed Reed-Solomon IP Core Release Information
1.6. High-speed Reed-Solomon IP Core Performance and Resource Utilization
Visible to Intel only — GUID: dmi1424864210721
Ixiasoft
3.1. High-Speed Reed-Solomon Architecture
The encoder receives data packets and generates the check symbols; the decoder detects and corrects errors.
The High-speed Reed-Solomon IP core has a parallelized architecture to achieve very high throughout. The inputs and outputs contain multiple data symbols.
The fracturable decoder has preset parameters to support 4 x 25 GbE, 2 x 50 GbE and 1 x 100 GbE with parallelism p of 8, 16, and 32, respectively.