Visible to Intel only — GUID: syh1710183490865
Ixiasoft
Visible to Intel only — GUID: syh1710183490865
Ixiasoft
4.8. Deterministic Latency
To support real-time data, ensure that there is no drop of real-time samples during the insertion of CW or de-assertion of tx_avs_ready required to create bandwidth for FEC_ALIGN_MARKER insertion. Only BASIC mode which supports continuous streaming of data will be used in this real-time data transfer whereas FULL mode is not supported in the Deterministic Latency (DL) use case.
Real-time samples are required to be buffered when the F-Tile Serial Lite IV Intel® FPGA IP is not ready to transmit and to allow the samples to be transferred to the receiver when F-Tile Serial Lite IV Intel® FPGA IP is ready. The bandwidth should be higher to account for the F-Tile Serial Lite IV protocol overhead. Similarly, on the receiver side, you need to buffer enough samples to avoid any gap during transfer when the F-Tile Serial Lite IV Intel® FPGA IP tx_avs_ready would create holes in the real time samples being written in the RX buffer.
Refer to the F-Tile Serial Lite IV Intel® FPGA IP Design Example User Guide for more details regarding how to use the DL feature.