GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 4/07/2025
Public

Visible to Intel only — GUID: ecl1697542962787

Ixiasoft

Document Table of Contents

4.1.1. Implement MAC Synchronous Clock Connections to Single Instance

You must perform the following clock connections for MAC Synchronous operation:

Figure 16. Clock Connections for MAC Synchronous Operation
  • Connect PMA reference clock to i_clk_ref_p of GTS Ethernet Intel® FPGA Hard IP .
  • Connect o_syspll_c0 clock output of GTS System PLL Clocks Intel® FPGA IP to i_clk_sys of GTS Ethernet Intel® FPGA Hard IP .
  • Connect i_refclk of GTS System PLL Clocks Intel® FPGA IP to any of the local or regional reference clock source.
  • The i_clk_ref_p of GTS Ethernet Intel® FPGA Hard IP and i_refclk of GTS System PLL Clocks Intel® FPGA IP can share the same clock source.
  • Provide the required clock source to i_reconfig_clk clock.