GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.1.3. Implement Clock Connections to MAC Asynchronous Operation

In an asynchronous operation, when you select Enable asynchronous adapter clocks parameter in the IP GUI, i_clk_rx and i_clk_tx can be asynchronous from each other and from o_clk_pll. No additional async FIFO or special data valid sequence is required in soft logic to use this mode.

Figure 16. Clock Connections in MAC Asynchronous Operation

The following table summarizes minimum frequencies required for the i_clk_tx and i_clk_rx during the Asynchronous mode:

Table 19.  Clock Rates for MAC Asynchronous Operation
Rate i_clk_tx i_clk_rx
10GE 156.25 to 161.1328125 MHz o_clk_rec_div or 156.25 MHz to 161.1328125 MHz +200 ppm
25GE 390.625 to 402.83203125 MHz o_clk_rec_div or 390.625 to 402.83203125 MHz +200ppm