Visible to Intel only — GUID: dfn1707851205875
Ixiasoft
5.1. Clock Signals
5.2. Reset Signals
5.3. TX MII Interface (64b/66b)
5.4. RX MII Interface (64b/66b)
5.5. Status Interface for 64b/66b Line Rate
5.6. TX Interface (8b/10b)
5.7. RX Interface (8b/10b)
5.8. Status Interface for 8b/10b Line Rate
5.9. Serial Interface
5.10. CPRI PHY Reconfiguration Interface
5.11. Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: dfn1707851205875
Ixiasoft
4.2. Latency Measurement
The latency measurement in the GTS CPRI PHY Intel® FPGA IP core measures the delay between the FPGA core and the serial pins.