General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 10/07/2024
Public
Document Table of Contents

3.4.1. HVIO Pins During Power Sequencing

Agilex™ 5 devices do not support hot-socketing and require a specific power sequence. Design your power supply solution to properly control the complete power sequence.

Adhere to the these guidelines to prevent unnecessary current draw on the I/O pins located in the HVIO banks. These guidelines apply for unpowered, power up to power-on reset (POR), POR delay, POR delay to configuration, configuration, initialization, user mode, and power down device states.

  • The I/O pins in the HVIO banks can be tri-stated, driven to ground, or driven to the VCCIO_HVIO level.
  • While the device is powering up or down, the input signals to an HVIO pin, at all times, must not exceed the VCCIO_HVIO rail.
  • While the device is powering up, powering down, or not turned on, the HVIO pins can tolerate a maximum of 10 mA per pin and a total of 100 mA per HVIO bank.
  • After the device fully powers up, the voltage levels for the HVIO pins must not exceed the DC input voltage (VI) value or the AC maximum allowed overshoot during transitions.
  • For more information, refer to the Agilex™ 5 FPGAs and SoCs Pin Connection Guidelines document.
Table 32.  Guideline Example
Condition Guideline
The VCCIO_HVIO pin ramps up and at period X, the VCCIO_HVIO voltage is 0.9 V. At period X, keep the signals driven by the device connected to the HVIO I/O pin at a voltage of 0.9 V or lower.