Visible to Intel only — GUID: ptz1708933408002
Ixiasoft
1. About the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Agilex™ 5 Devices
2. Getting Started
3. Functional Description
4. 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Parameters
5. Interface Signals
6. Configuration Registers
7. Document Revision History for the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
5.1. Clock Signals
5.2. Reset Signals
5.3. Serial Interface Signals
5.4. Avalon Memory-Mapped Interface Signals
5.5. XGMII Signals
5.6. GMII Signals
5.7. PHY Status Signals
5.8. Transceiver Mode and Operating Speed Signals
5.9. Transceiver Status and Reconfiguration Signals
5.10. GTS Reset Sequencer Signals
5.11. Dynamic Reconfiguration SRC Signals
Visible to Intel only — GUID: ptz1708933408002
Ixiasoft
2.2. Installing and Licensing Intel® FPGA IPs
The Quartus® Prime software installation includes the Intel® FPGA IP library. This library provides many useful IPs for your production use without the need for an additional license. Some Intel® FPGA IPs require purchase of a separate license for production use. The Intel® FPGA IP Evaluation Mode allows you to evaluate these licensed Intel® FPGA IPs in simulation and hardware, before deciding to purchase a full production IP license. You only need to purchase a full production license for licensed Intel® IPs after you complete hardware testing and are ready to use the IP in production.
The Quartus® Prime software installs IP cores in the following locations by default:
Figure 2. IP Installation Path
Location | Software | Platform |
---|---|---|
<drive>:\intelFPGA_pro\quartus\ip\altera\ethernet\intel_mge_phy | Quartus® Prime Pro Edition | Windows* |
<home directory>:/intelFPGA_pro/quartus/ip/altera/ethernet/intel_mge_phy | Quartus® Prime Pro Edition | Linux* |