Visible to Intel only — GUID: lkt1702410485098
Ixiasoft
2.1. Device Footprint
2.2. Power Management
2.3. Configuration
2.4. Design Security Differences
2.5. Logic Elements and Embedded Memory
2.6. PLL and Clock Network
2.7. Digital Signal Processing (DSP)
2.8. I/O Interfaces
2.9. LVDS SERDES Interface
2.10. Sensor Monitoring System
2.11. MIPI D-PHY Interface
2.12. External Memory Interface (EMIF)
2.13. Hard Processor System (HPS)
2.14. Transceiver and Serial Protocols
2.15. PCIe Interface
2.16. Ethernet Interface
2.3.1. General Configuration Pin and Sequences
2.3.2. Device Configuration and the Secure Device Manager (SDM)
2.3.3. Active Serial (AS) Configuration
2.3.4. Avalon® -ST Configuration
2.3.5. JTAG Configuration
2.3.6. Configuration via Protocol (CvP)
2.3.7. QSPI Flash Access and Remote System Upgrade Feature
2.3.8. SEU Features
2.3.9. Configuration File Format Differences
Visible to Intel only — GUID: lkt1702410485098
Ixiasoft
4.3. Migrating the Design Example
Follow these steps to migrate the design example:
- Restoring an Archived Cyclone V Design in the QAR Format
Perform the following steps to restore the top_cv.qar file: - Specifying an Agilex 5 Device
- Upgrading IP Cores
When updating a design from an older version of the Quartus® Prime software, the Quartus® Prime Pro Edition software displays an IP upgrade required sign if the IP cores included in the design need upgrade. - Establishing Connections
After parameterizing the IPs, you might observe several messages, errors, and warnings in the System Messages tab. You can resolve these messages by establishing proper connections. - Compiling the Design
After upgrading the IP cores in the Platform Designer, the Upgrade IP Components is updated to match the current files and IP components available in the current design.