Visible to Intel only — GUID: tcs1657902216496
Ixiasoft
1. About the High Bandwidth Memory (HBM2E) Interface Agilex™ 7 FPGA IP User Guide
2. Introduction to High Bandwidth Memory
3. Agilex™ 7 M-Series HBM2E Architecture
4. Creating and Parameterizing the High Bandwidth Memory (HBM2E) Interface FPGA IP
5. High Bandwidth Memory (HBM2E) Interface FPGA IP Interface
6. High Bandwidth Memory (HBM2E) Interface FPGA IP Performance
7. Debugging the High Bandwidth Memory (HBM2E) Interface FPGA IP
8. Document Revision History for High Bandwidth Memory (HBM2E) Interface FPGA IP User Guide
A. High Bandwidth Memory (HBM2E) Interface FPGA IP Quartus® Prime Software Flow
Visible to Intel only — GUID: tcs1657902216496
Ixiasoft
5.2.3. 'Do not connect' Signals
The following HBM2E memory signals represent physical connections between the UIB and HBM2E device, and must not be connected in your design. Your design must route these signals to its top level, and leave them unconnected.
Signal | Direction | Description |
---|---|---|
hbm_cattrip_i | Input | Physical Device Catastrophic Trip (CATTRIP) output from the HBM2E device to the HBM controller; leave unconnected in your design. |
hbm_temp_i | Input[2:0] | Physical temperature readout from the HBM2E device to the HBM controller; leave unconnected in your design. |