Visible to Intel only — GUID: zou1658417822882
Ixiasoft
1. About the High Bandwidth Memory (HBM2E) Interface Agilex™ 7 FPGA IP User Guide
2. Introduction to High Bandwidth Memory
3. Agilex™ 7 M-Series HBM2E Architecture
4. Creating and Parameterizing the High Bandwidth Memory (HBM2E) Interface FPGA IP
5. High Bandwidth Memory (HBM2E) Interface FPGA IP Interface
6. High Bandwidth Memory (HBM2E) Interface FPGA IP Performance
7. Debugging the High Bandwidth Memory (HBM2E) Interface FPGA IP
8. Document Revision History for High Bandwidth Memory (HBM2E) Interface FPGA IP User Guide
A. High Bandwidth Memory (HBM2E) Interface FPGA IP Quartus® Prime Software Flow
Visible to Intel only — GUID: zou1658417822882
Ixiasoft
2. Introduction to High Bandwidth Memory
High Bandwidth Memory (HBM) is a JEDEC specification (JESD-235) for a wide, high bandwidth memory device. The next generation of High Bandwidth Memory, HBM2E, is defined in JEDEC specification JESD-235C. The HBM2E implementation in Agilex™ 7 M-Series devices complies with JESD-235C.
The High Bandwidth Memory DRAM is tightly coupled to the host die with a distributed interface. The interface is divided into channels, each completely independent of one another. Each memory channel interface has a 128-bit data bus, operating at DDR data rates. Each memory channel is further divided into two pseudo-channels.