External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 3/18/2025
Public
Document Table of Contents

4.4. IP Interfaces for External Memory Interfaces (EMIF) IP - DDR5 DIMM

The interfaces in the External Memory Interfaces (EMIF) IP - DDR5 DIMM each have signals that can be connected in Platform Designer. The following table lists the interfaces and corresponding interface types.

Table 71.  Interfaces for External Memory Interfaces (EMIF) IP - DDR5 DIMM
Interface Name Interface Type Description
mem_0 conduit Interface to the memory (channel 0), including all CA pins, DQ pins, and DQS pins.
mem_1 conduit Interface to the memory (channel 1), including all CA pins, DQ pins, and DQS pins.
mem_reset_n conduit Reset pin to the memory. Must always be placed along with channel 0, but shared for entire interface (all channels within one EMIF).
mem_ck_0 conduit Clock pin to the memory (channel 0).
mem_ck_1 conduit Clock pin to the memory (channel 1).
oct_0 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 0).
oct_1 conduit On-Chip Termination (OCT) interface, representing RZQ pin (channel 1).
ref_clk clock Reference clock used by the EMIF PLL.