Visible to Intel only — GUID: ykv1661599888673
Ixiasoft
1. FPGA AI Suite PCIe-based Design Example User Guide
2. About the PCIe* -based Design Example
3. Getting Started with the FPGA AI Suite PCIe* -based Design Example
4. Building the FPGA AI Suite Runtime
5. Running the Design Example Demonstration Applications
6. Design Example Components
7. Design Example System Architecture for the Agilex™ 7 FPGA
A. FPGA AI Suite PCIe-based Design Example User Guide Archives
B. FPGA AI Suite PCIe-based Design Example User Guide Document Revision History
5.1. Exporting Trained Graphs from Source Frameworks
5.2. Compiling Exported Graphs Through the FPGA AI Suite
5.3. Compiling the PCIe* -based Example Design
5.4. Programming the FPGA Device ( Agilex™ 7)
5.5. Performing Accelerated Inference with the dla_benchmark Application
5.6. Running the Ported OpenVINO™ Demonstration Applications
Visible to Intel only — GUID: ykv1661599888673
Ixiasoft
4. Building the FPGA AI Suite Runtime
The FPGA AI Suite PCIe* -based Design Example runtime directory contains the source code for the OpenVINO™ plugins and customized versions of the following OpenVINO™ programs:
- dla_benchmark
- classification_sample_async
- object_detection_demo_yolov3_async
- segmentation_demo
The CMake tool manages the overall build flow to build the FPGA AI Suite runtime plugin.