Visible to Intel only — GUID: hjy1659542931121
Ixiasoft
1. Intel® FPGA AI Suite IP Reference Manual
2. About the Intel® FPGA AI Suite IP
3. Intel® FPGA AI Suite IP Generation Utility
4. Intel® FPGA AI Suite Ahead-of-Time Splitter Utility
5. CSR Map and Descriptor Queue
A. Intel® FPGA AI Suite IP Reference Manual Archives
B. Intel® FPGA AI Suite IP Reference Manual Document Revision History
2.4.2.1. Parameter Group: Global Parameters
2.4.2.2. Parameter Group: activation
2.4.2.3. Parameter Group: pe_array
2.4.2.4. Parameter Group: pool
2.4.2.5. Module: softmax
2.4.2.6. Parameter Group: dma
Parameters: dma/csr_addr_width, dma/csr_data_bytes
Parameters: dma/ddr_addr_width, dma/ddr_burst_width, dma/ddr_data_bytes, dma/ddr_read_id_width
2.4.2.7. Parameter Group: xbar
2.4.2.8. Parameter Group: filter_scratchpad
2.4.2.9. Parameter Group: config_network
4.1. Files Generated by the Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility
4.2. Building the Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility
4.3. Running the Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility
4.4. Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility Example Application
Visible to Intel only — GUID: hjy1659542931121
Ixiasoft
2.4.2.6. Parameter Group: dma
This parameter group defines key attributes related to the external AXI interface for the IP.
Parameters: dma/csr_addr_width, dma/csr_data_bytes
These parameters define the interface to the CSR.
Parameters: dma/ddr_addr_width, dma/ddr_burst_width, dma/ddr_data_bytes, dma/ddr_read_id_width
These parameters define the AXI interface to off-chip memory.