Visible to Intel only — GUID: oje1655257666963
Ixiasoft
1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. MACsec Intel® FPGA IP Example Design
6. Functional Description
7. Configuration Registers for MACsec IP
8. MACsec Intel FPGA IP User Guide Archives
9. Document Revision History for the MACsec Intel FPGA IP User Guide
2.2.1.1. Common Port Mux Interface
2.2.1.2. Common Port Demux Interface
2.2.1.3. Controlled Port Mux Interface
2.2.1.4. Controlled Port Demux Interface
2.2.1.5. Uncontrolled Port RX Interface
2.2.1.6. Uncontrolled Port TX Interface
2.2.1.7. Crypto RX Interface
2.2.1.8. Crypto TX Interface
2.2.1.9. Management Interface
2.2.1.10. Decrypt Port Mux Management Interface
2.2.1.11. Decrypt Port Demux Management Interface
2.2.1.12. Encrypt Port Mux Management Interface
2.2.1.13. Encrypt Port Demux Management Interface
2.2.1.14. Crypto IP Management Bus
2.2.2.1. Common Port Mux Interface Waveform
2.2.2.2. Common Port Demux Interface Waveform
2.2.2.3. Controlled Port Mux Interface Waveform
2.2.2.4. Controlled Port Demux Interface Waveform
2.2.2.5. Uncontrolled Port RX Interface Waveform
2.2.2.6. Uncontrolled Port TX Interface Waveform
2.2.2.7. Crypto RX Waveform
2.2.2.8. Crypto TX Waveform
2.2.2.9. MACsec Management Interface (Read)
2.2.2.10. MACsec Management Interface (Write)
Visible to Intel only — GUID: oje1655257666963
Ixiasoft
6.3.1.2. Packet Decrypt
The table below illustrates the fields required to perform a lookup when the packet is classified to go through the decryption lane. This packet type is identified when a packet is coming through the decryption port. Upon successfully obtaining the valid SA index from SADB, the packet is forwarded to the Decryption Framer/Deframer for processing.
Ethernet Packet Field | Action | Result |
---|---|---|
Port TID | SADB Lookup | Valid SA index return |
AN | SADB Lookup | Valid SA index return |
SCI | SADB Lookup | Valid SA index return |
If the packet doesn’t contain an SCI field, the default SCI is used. The default SCI is obtained through RX_LANE_SCI_DFLT[Port ID] CSR.