Visible to Intel only — GUID: wem1652879717799
Ixiasoft
1. About the RiscFree* IDE
2. Installation and Setup
3. Getting Started with RiscFree* IDE
4. Debug Setup for Nios® V Processor System
5. Debug Setup for Arm* Hard Processor System
6. Debugging with RiscFree* IDE
7. Debugging with Command-Line Interface
8. Ashling RiscFree* Integrated Development Environment (IDE) for Intel® FPGAs User Guide Archives
9. Document Revision History for the Ashling RiscFree* Integrated Development Environment (IDE) for Intel® FPGAs User Guide
A. Appendix
6.1. Debug Features in RiscFree* IDE
6.2. Processor System Debug
6.3. Heterogeneous Multicore Debug
6.4. Debugging µC/OS-II Application
6.5. Debugging FreeRTOS Application
6.6. Debugging Zephyr Application
6.7. Arm* HPS On-Chip Trace
6.8. Debugging the Arm* Linux Kernel
6.9. Debugging Target Software in an Intel® Simics Simulator Session
Visible to Intel only — GUID: wem1652879717799
Ixiasoft
5.1. Pre-requisite for Debugging Arm* HPS Project
This example uses the Intel Agilex® 7 board. To prepare the platform you are planning to debug, follow these steps:
- Prepare a golden system reference design (GSRD) HPS .sof file or use a prebuilt HPS .sof file.
- Download the HPS .sof file to the Intel Agilex® 7 board using the Intel® Quartus® Prime Programmer and Tools.