Visible to Intel only — GUID: rme1650825757261
Ixiasoft
1. About the F-Tile JESD204B Intel Agilex® 7 FPGA IP Design Example User Guide
2. F-Tile JESD204B Intel® FPGA IP Design Example Quick Start Guide
3. Detailed Description for the F-Tile JESD204B Design Example
4. Document Revision History for the F-Tile JESD204B Intel® FPGA IP Design Example User Guide
Visible to Intel only — GUID: rme1650825757261
Ixiasoft
2.3.1. Design Example Parameters
The F-Tile JESD204B Intel® FPGA IP parameter editor includes an Example Design tab for you to specify certain parameters before generating the design example.
Parameter | Options | Description |
---|---|---|
Available Example Designs | None (Default) | No design examples selected. |
System Console Control | Design example with System Console control. | |
Example Design Files | Simulation | Generate simulation fileset. |
Synthesis | Generate synthesis fileset. | |
Generated HDL Format for Simulation | Verilog (Default) | Verilog HDL format for entire simulation fileset. |
VHDL | VHDL format for generated top-level wrapper file set. | |
Generated HDL Format for Synthesis | Verilog (Default) | Verilog HDL format for synthesis fileset. |
Example Design Customizations | Generate 3-wire SPI module | Turn on to enable 3-wire SPI interface instead of 4-wire SPI interface. |
Target Development Kit | None (Default) | This option excludes hardware aspects for the design example. All the pin assignments are set to virtual pins. |
Agilex™ 7 I-series Transceiver-SoC Development Kit | This option automatically selects the project's target device to match the device on the development kit. All pin assignments are set according to the development kit. | |
Clock Source Configuration |
|
Select device initialization clock for the example design. Defaulted to the 125 MHz OSC_CLK_1 pin when the target devkit is selected. |