Visible to Intel only — GUID: umw1649142097223
Ixiasoft
1.1. Hardware and Software Requirements
1.2. Hardware Setup
1.3. System Description
1.4. Interoperability Methodology
1.5. JESD204C Intel® FPGA IP and ADC Configurations
1.6. Test Results
1.7. Test Result Comments
1.8. Summary
1.9. Document Revision History for AN 876: JESD204C Intel® FPGA IP and ADI AD9081 MxFE* ADC Interoperability Report for Intel Agilex® 7 F-Tile Devices
Visible to Intel only — GUID: umw1649142097223
Ixiasoft
1.4.1. Receiver Data Link Layer
This test area covers the test cases for sync header alignment (SHA) and extended multiblock alignment (EMBA).
On link start up, after the receiver reset, the JESD204C Intel® FPGA IP starts looking for the sync header stream that is transmitted by the device. The following registers from data link layer are read during the test, written into log files, and verified for passing criteria through TCL scripts.
Related Information