Visible to Intel only — GUID: vxr1654228986625
Ixiasoft
1. HDMI Intel® FPGA IP Design Example Quick Start Guide for Intel® Agilex™ F-tile Devices
2. HDMI 2.1 Design Example (Support FRL = 1, Enable Active Video Protocol = None)
3. HDMI 2.1 Design Example with AXI4-stream Interface Enabled (Support FRL =1, Enable Active Video Protocol = AXIS-VVP Full)
4. Document Revision History for the F-Tile HDMI Intel® FPGA IP Design Example User Guide
2.1. Design Features
2.2. Hardware and Software Requirements
2.3. HDMI 2.1 RX-TX Retransmit Design Block Diagram
2.4. Design Parameters
2.5. Design Components
2.6. Design Software Flow
2.7. Clocking Scheme
2.8. Interface Signals
2.9. Hardware Setup
2.10. Simulation Testbench
2.11. Debugging Features
3.7.1. HDMI 2.1 RX-TX Retransmit Design without Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same Clock = ON)
3.7.2. HDMI 2.1 RX-TX Retransmit Design with Video Frame Buffer(Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same = ON)
3.7.3. Clock Details
Visible to Intel only — GUID: vxr1654228986625
Ixiasoft
3.9. Hardware Setup
The HDMI FRL-enabled design example is HDMI 2.1 capable and performs a loop-through demonstration for a standard video stream.
To run the hardware test, connect an HDMI-enabled device such as a graphics card with HDMI interface to the HDMI sink input. The design supports HDMI 2.1 source and sink.
The design example demonstrates the following video resolution and deep colour:
Video Resolution | Color Depth (Bits per components) | |||
8 | 10 | 12 | 16 | |
720x480p60 | √ | √ | √ | √ |
1280x720p60 | √ | √ | √ | √ |
1920x1080p60 | √ | √ | √ | √ |
3840x2160p60 | √ | √ | √ | √ |
7680x4320p30 | √ | √ | √ | × |