Visible to Intel only — GUID: rap1510893492853
Ixiasoft
1. Introduction
2. FPGA Configuration First Mode
3. HPS Boot First Mode
4. Creating the Configuration Files
5. Golden System Reference Design and Design Examples
6. Configuring the FPGA Fabric from HPS Software
7. Debugging the Stratix® 10 SoC FPGA Boot Flow
8. Stratix® 10 SoC FPGA Boot User Guide Archives
9. Document Revision History for Stratix® 10 SoC FPGA Boot User Guide
4.1. Overview
4.2. Quartus® Prime Hardware Project Compilation
4.3. Bootloader Software Compilation
4.4. Programming File Generator
4.5. Configuration over JTAG
4.6. Configuration from QSPI
4.7. Configuration over AVST
4.8. Configuration via Protocol
4.9. Remote System Update
4.10. Partial Reconfiguration
Visible to Intel only — GUID: rap1510893492853
Ixiasoft
7.2. Debugging the HPS Bootloader Using the Arm* DS* Intel® SoC FPGA Edition
You can debug the bootloader by using Arm* DS* Intel® SoC FPGA Edition. In order to do that, you need a JTAG connection, so you must enable the HPS Debug Access Port to be accessible through either the SDM or HPS pins.
For more information, refer to the Device and Pin Options section.
For instructions about debugging the Bootloader with Arm* DS* Intel® SoC FPGA Edition, refer to the following web pages on RocketBoards.org: