Visible to Intel only — GUID: mao1645608595585
Ixiasoft
1. Agilex™ 7 F-Series and I-Series General-Purpose I/O Overview
2. Agilex™ 7 F-Series and I-Series GPIO Banks
3. Agilex™ 7 F-Series and I-Series HPS I/O Banks
4. Agilex™ 7 F-Series and I-Series SDM I/O Banks
5. Agilex™ 7 F-Series and I-Series I/O Troubleshooting Guidelines
6. Agilex™ 7 F-Series and I-Series General-Purpose I/O IPs
7. Programmable I/O Features Description
8. Documentation Related to the Agilex™ 7 General-Purpose I/O User Guide: F-Series and I-Series
9. Agilex™ 7 General-Purpose I/O User Guide: F-Series and I-Series User Guide Archives
10. Document Revision History for the Agilex™ 7 General-Purpose I/O User Guide: F-Series and I-Series
2.5.1. VREF Sources and VREF Pins
2.5.2. I/O Standards Implementation Based on VCCIO_PIO Voltages
2.5.3. OCT Calibration Block Requirement
2.5.4. I/O Pins Placement Requirements
2.5.5. I/O Standard Selection and I/O Bank Supply Compatibility Check
2.5.6. Simultaneous Switching Noise
2.5.7. Special Pins Requirement
2.5.8. External Memory Interface Pin Placement Requirements
2.5.9. HPS Shared I/O Requirements
2.5.10. Clocking Requirements
2.5.11. SDM Shared I/O Requirements
2.5.12. Unused Pins
2.5.13. Voltage Setting for Unused GPIO Banks
2.5.14. GPIO Pins During Power Sequencing
2.5.15. Drive Strength Requirement for GPIO Input Pins
2.5.16. Maximum DC Current Restrictions
2.5.17. 1.2 V I/O Interface Voltage Level Compatibility
2.5.18. GPIO Pins for the Avalon® Streaming Interface Configuration Scheme
2.5.19. Maximum True Differential Signaling Receiver Pairs Per I/O Lane
6.1.1. Release Information for GPIO Intel® FPGA IP
6.1.2. Generating the GPIO Intel® FPGA IP
6.1.3. GPIO Intel® FPGA IP Parameter Settings
6.1.4. GPIO Intel® FPGA IP Interface Signals
6.1.5. GPIO Intel® FPGA IP Architecture
6.1.6. Verifying Resource Utilization and Design Performance
6.1.7. GPIO Intel® FPGA IP Timing
6.1.8. GPIO Intel® FPGA IP Design Examples
Visible to Intel only — GUID: mao1645608595585
Ixiasoft
4.3.2. SDM I/O Pins During Power Sequencing
F-Series and I-Series devices do not support hot-socketing and require a specific power sequence. Design your power supply solution to properly control the complete power sequence.
Adhere to the guidelines to prevent unnecessary current draw on the I/O pins located in the SDM I/O banks. These guidelines apply for unpowered, power up to POR, POR delay, POR delay to configuration, configuration, initialization, user mode, and power down device states.
- The I/O pins in the SDM I/O banks can be tri-stated, driven to ground, or driven to the VCCIO_SDM level.
- While the device is powering up or down, the input signals of an I/O pin, at all times, must not exceed the I/O buffer power supply rail of the bank where the I/O pin resides.
- While the device is powering up, powering down, or not turned on, the SDM I/O pins can tolerate a maximum of 10 mA per pin and a total of 100 mA per SDM I/O bank.
- After the device fully powers up, the voltage levels for the SDM I/O pins must not exceed the DC input voltage (VI) value or the AC maximum allowed overshoot during transitions.
Condition | Guideline |
---|---|
The VCCIO_SDM pin ramps up and at period X, the VCCIO_SDM voltage is 0.9 V. | At period X, keep the signals driven by the device connected to the SDM I/O pin at a voltage of 0.9 V or lower. |