Visible to Intel only — GUID: law1645518890314
Ixiasoft
1. Intel Agilex General-Purpose I/O Overview
2. Intel® Agilex™ F-Series and I-Series General-Purpose I/O Banks
3. Intel® Agilex™ HPS I/O Banks
4. Intel® Agilex™ SDM I/O Banks
5. Intel® Agilex™ I/O Troubleshooting Guidelines
6. Intel® Agilex™ General-Purpose I/O IPs
7. Programmable I/O Features Description
8. Documentation Related to the Intel® Agilex™ F-Series and I-Series General-Purpose I/O User Guide
9. Document Revision History for the Intel® Agilex™ F-Series and I-Series General-Purpose I/O User Guide
2.5.1. VREF Sources and VREF Pins
2.5.2. I/O Standards Implementation Based on VCCIO_PIO Voltages
2.5.3. OCT Calibration Block Requirement
2.5.4. I/O Pins Placement Requirements
2.5.5. I/O Standard Selection and I/O Bank Supply Compatibility Check
2.5.6. Simultaneous Switching Noise
2.5.7. Special Pins Requirement
2.5.8. External Memory Interface Pin Placement Requirements
2.5.9. HPS Shared I/O Requirements
2.5.10. Clocking Requirements
2.5.11. SDM Shared I/O Requirements
2.5.12. Unused Pins
2.5.13. Voltage Setting for Unused GPIO Banks
2.5.14. GPIO Pins During Power Sequencing
2.5.15. Drive Strength Requirement for GPIO Input Pins
2.5.16. Maximum DC Current Restrictions
2.5.17. 1.2 V I/O Interface Voltage Level Compatibility
2.5.18. GPIO Pins for the Avalon® Streaming Interface Configuration Scheme
2.5.19. Maximum True Differential Signaling Receiver Pairs Per I/O Lane
6.1.1. Release Information for GPIO Intel® FPGA IP
6.1.2. Generating the GPIO Intel® FPGA IP
6.1.3. GPIO Intel® FPGA IP Parameter Settings
6.1.4. GPIO Intel® FPGA IP Interface Signals
6.1.5. GPIO Intel® FPGA IP Architecture
6.1.6. Verifying Resource Utilization and Design Performance
6.1.7. GPIO Intel® FPGA IP Timing
6.1.8. GPIO Intel® FPGA IP Design Examples
Visible to Intel only — GUID: law1645518890314
Ixiasoft
3.3.1. Configuring Open Drain Feature for the HPS I/O
You can turn on the open drain feature for the HPS I/Os through the Hard Processor System Intel® Agilex™ FPGA IP in the Intel® Quartus® Prime Platform Designer.
Figure 24. Hard Processor System Intel® Agilex™ FPGA IP Parameter Editor
- From the Intel® Quartus® Prime menu, select Tools > Platform Designer
- Specify the Quartus project and Platform Designer system, then click Open.
- In Platform Designer, open the Hard Processor System Intel® Agilex™ FPGA IP parameter editor.
- Navigate to the Pin Mux and Peripherals > Pin Mux GUI > Auto-Place IP tab.
- Ensure that there are a number of HPS Quantity selected in the GPIO box.
- If you make any changes, click Apply Selections, then click OK.
- Scroll down to the HPS IO Open Drain Select section.
- Turn on the HPS IONN Open Drain Enable that you want.
Figure 25. HPS IO Open Drain Select Section