Visible to Intel only — GUID: xey1548751132175
Ixiasoft
1. Intel Agilex® 7 FPGA F-Series and I-Series Clocking and PLL Overview
2. F-Series and I-Series Clocking and PLL Architecture and Features
3. F-Series and I-Series Clocking and PLL Design Considerations
4. Clock Control Intel® FPGA IP Core
5. IOPLL Intel® FPGA IP Core
6. IOPLL Reconfig Intel® FPGA IP Core
7. Intel Agilex 7 Clocking and PLL User Guide: F-Series and I-Series Archives
8. Document Revision History for the Intel Agilex® 7 Clocking and PLL User Guide: F-Series and I-Series
2.2.1. PLL Features
2.2.2. PLL Usage
2.2.3. PLL Locations
2.2.4. PLL Architecture
2.2.5. PLL Control Signals
2.2.6. PLL Feedback Modes
2.2.7. Clock Multiplication and Division
2.2.8. Programmable Phase Shift
2.2.9. Programmable Duty Cycle
2.2.10. PLL Cascading
2.2.11. PLL Input Clock Switchover
2.2.12. PLL Reconfiguration and Dynamic Phase Shift
2.2.13. PLL Calibration
3.1. Guidelines: Clock Switchover
3.2. Guidelines: Timing Closure
3.3. Guidelines: Resetting the PLL
3.4. Guidelines: Configuration Constraints
3.5. Guidelines: I/O PLL Reconfiguration
3.6. Clocking Constraints
3.7. IP Core Constraints
3.8. Guideline: Achieving 5% Duty Cycle for fOUT_EXT ≥ 300 MHz Using tx_outclk Port from LVDS SERDES Intel® FPGA IP
6.1. Release Information for IOPLL Reconfig Intel® FPGA IP
6.2. Implementing I/O PLL Reconfiguration in the IOPLL Reconfig IP Core
6.3. IOPLL Reconfig IP Core Reconfiguration Modes
6.4. Avalon® Memory-Mapped Interface Ports in the IOPLL Reconfig IP Core
6.5. Address Bus and Data Bus Settings
6.6. Design Example
Visible to Intel only — GUID: xey1548751132175
Ixiasoft
4.2. Clock Control IP Core Parameters
Parameter | Value | Description |
---|---|---|
Number of Clock Inputs | 1, 2, or 4 | Specify the number of input clock sources for the clock control block. You can specify up to four clock inputs. Clock multiplexing in F-Series and I-Series devices is implemented using soft logic in the core. |
Clock Enable | On or Off | Turn on this option if you want to gate your clock output with an enable signal. This option disables the option to use clock division. |
Clock Enable Type | Root Level or Distributed Sector Level | Select the clock gates located in the periphery or the gates located in the sector. For more information about the clock gates, refer to the Clock Gating section. |
Enable Register Mode | Negative Latch or None | Specify if the enable signal should be latched. |
Clock Divider | On or Off | Turn on this option if you want to use the clock division block in the periphery. |
Clock Divider Output Ports | Divide 1x, Divide 1x and 2x, or Divide 1x, 2x and 4x | Specify the combination of passing your clock through, dividing your clock by 2, or dividing your clock by 4. |