Visible to Intel only — GUID: sam1398175578639
Ixiasoft
1. Intel® MAX® 10 High-Speed LVDS I/O Overview
2. Intel® MAX® 10 High-Speed LVDS Architecture and Features
3. Intel® MAX® 10 LVDS Transmitter Design
4. Intel® MAX® 10 LVDS Receiver Design
5. Intel® MAX® 10 LVDS Transmitter and Receiver Design
6. Intel® MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. Intel® MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for Intel® MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1398175578639
Ixiasoft
5.3.2. Geometry-Based and Physics-Based I/O Rules
You need to consider the I/O placement rules related to LVDS. The Intel® Quartus® Prime software generates critical warning or error messages if the I/O placements rules are violated.
For more information, refer to the related information.