Visible to Intel only — GUID: sam1398236082563
Ixiasoft
1. Intel® MAX® 10 High-Speed LVDS I/O Overview
2. Intel® MAX® 10 High-Speed LVDS Architecture and Features
3. Intel® MAX® 10 LVDS Transmitter Design
4. Intel® MAX® 10 LVDS Receiver Design
5. Intel® MAX® 10 LVDS Transmitter and Receiver Design
6. Intel® MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. Intel® MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for Intel® MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1398236082563
Ixiasoft
3.4.1.2.1. ALTPLL Signal Interface with Soft LVDS Transmitter
You can choose any of the PLL output clock ports to generate the LVDS interface clocks.
If you use the ALTPLL IP core as the external PLL source of the Soft LVDS transmitter, use the source-synchronous compensation mode.
From the ALTPLL IP Core | To the Soft LVDS Transmitter |
---|---|
Fast clock output (c0) The fast clock output (c0) can only drive tx_inclock on the Soft LVDS transmitter. |
tx_inclock |
Slow clock output (c1) |
tx_syncclock |