Visible to Intel only — GUID: chi1543566067956
Ixiasoft
1.1. Hardware Requirements
1.2. Hardware Setup
1.3. Design Description
1.4. Functional Description
1.5. Parameterization
1.6. Directory Structure
1.7. Simulation
1.8. Latency Measurement for 10G Design
1.9. Register Map
1.10. Document Revision History for AN 882: Using ADI AD9217 with Intel Stratix 10 Devices
1.11. Appendix: 5G Design Example
Visible to Intel only — GUID: chi1543566067956
Ixiasoft
1.3.2.2. C2C Design Flow
The following local parameters are involved in the C2C interface:
- WORD_WIDTH = 16
- WORDS_PER_CYCLE = DATA_WIDTH / WORD_WIDTH
- DELAY_CYCLES = ((2 * ALIGN_CNT_WIDTH) + 2 * WORDS_PER_CYCLE – 2) / (WORDS_PER_CYCLE)