Visible to Intel only — GUID: wlu1614202409846
Ixiasoft
1. About the R-tile Avalon® Streaming Intel® FPGA IP for PCI Express PIO Design Example
2. Quick Start Guide
3. R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* Design Example User Guide Archives
4. Document Revision History for the R-tile Avalon® Streaming Intel FPGA IP for PCI Express Design Example User Guide
2.4.5.1. ebfm_barwr Procedure
2.4.5.2. ebfm_barwr_imm Procedure
2.4.5.3. ebfm_barrd_wait Procedure
2.4.5.4. ebfm_barrd_nowt Procedure
2.4.5.5. ebfm_cfgwr_imm_wait Procedure
2.4.5.6. ebfm_cfgwr_imm_nowt Procedure
2.4.5.7. ebfm_cfgrd_wait Procedure
2.4.5.8. ebfm_cfgrd_nowt Procedure
2.4.5.9. BFM Configuration Procedures
2.4.5.10. BFM Shared Memory Access Procedures
2.4.5.11. BFM Log and Message Procedures
2.4.5.12. Verilog HDL Formatting Functions
2.4.5.11.1. ebfm_display Verilog HDL Function
2.4.5.11.2. ebfm_log_stop_sim Verilog HDL Function
2.4.5.11.3. ebfm_log_set_suppressed_msg_mask Task
2.4.5.11.4. ebfm_log_set_stop_on_msg_mask Verilog HDL Task
2.4.5.11.5. ebfm_log_open Verilog HDL Function
2.4.5.11.6. ebfm_log_close Verilog HDL Function
Visible to Intel only — GUID: wlu1614202409846
Ixiasoft
2.7. Running the Design Example
Note: The R-Tile Avalon Streaming Intel FGPA IP for PCIe design example has limited hardware testing support on the 22.1 release of Intel® Quartus® Prime. The instructions below can be used for early testing and for the flow required to run the design example on the Intel® Agilex™ I-Series FPGA Development Kit.
Here are the test operations you can perform on the R-tile Avalon® -ST PCIe design examples:
Operations | Required BAR | Supported by R-tile Avalon® -ST PCIe Design Example |
---|---|---|
0: Link test - 100 writes and reads | 0 | Yes |
1: Write memory space | 0 | Yes |
2: Read memory space | 0 | Yes |
3: Write configuration space | N/A | Yes |
4: Read configuration space | N/A | Yes |
5: Change BAR | N/A | Yes |
6: Change device | N/A | Yes |
Note: When using the Intel® Agilex™ I-Series FPGA Development Kit, set the PCIe REFCLK Select switch to select the clock from the PCIe Connector. For more details, refer to the Intel® Agilex™ I-Series FPGA Development Kit User Guide.