Intel® FPGA Power and Thermal Calculator User Guide

ID 683445
Date 12/13/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1. Intel® FPGA PTC - Power Summary

The Power Summary tile of the Intel® FPGA Power and Thermal Calculator ( Intel® FPGA PTC) can be displayed at all times, and shows the calculated power consumption by resource type.

The values displayed in the Power Summary update in real time as you change parameters on the data entry pages.

In addition to displaying total power consumption, the Power Summary displays power consumption for the resource types listed in the following table.

Table 3.  Resource Types Displayed in the Power Summary
Intel® Agilex™ PTC Power Summary
Resource Type Description
Logic The dynamic power consumed by adaptive logic modules (ALMs), flipflops (FFs) and routing fabric.*
Note: All routing fabric, including from resources other than logic resources is included here.
RAM The dynamic power consumed by specialized blocks optimized for data storage and retrieval.
DSP The dynamic power consumed by specialized blocks optimized for fast math operations.
Clock The dynamic power consumed by clock networks. The clock dynamic power is affected by the selected device.
PLL The dynamic power consumed by phase-locked loops (PLLs).
I/O The dynamic power consumed by I/O pins and I/O subsystems.
Transceiver The dynamic power consumed by transceiver blocks.
HPS The dynamic power consumed by the hard processor system (HPS).
Crypto The dynamic power consumed by the crypto blocks utilized by the design.
HBM The dynamic power consumed by high-bandwidth memory (HBM) and the universal interface bus (UIB) modules.
Static Power The power that the configured device consumes when powered up but with no user clocks operating. The static power (PSTATIC) is the power dissipated on the chip, independent of design activity. PSTATIC includes the static power from all FPGA functional blocks. PSTATIC varies with junction temperature and power characteristics (process). PSTATIC is also the only power component that varies significantly with selected device.
Static Power Savings The package static power savings that occur in standard operation mode. Includes the static power reduction that occurs when not all power rails are at their maximum simultaneously.
SmartVID Power Savings The total power reduction (static and dynamic) resulting from the lower voltage that is made possible by SmartVID. This power reduction is dependent on the user design and device characteristics. The combination of these factors may result in different static and dynamic power savings, so the exact dynamic and static components are not identified separately, and the power reduction reported here is a worst-case result. The reduction reported in this field is already taken into consideration in the Total Power (W) field. The SmartVID Power Savings field applies only to devices that support SmartVID and only when Power Characteristics is set to Maximum.
Total Power The total power dissipated as heat from the FPGA. Does not include power dissipated in off-chip termination resistors. Total power dissipation in the FPGA may differ from the sum of power on all rails due to several factors including, but not limited to, power dissipated in off-chip termination resistors.
Intel® Stratix® 10 PTC Power Summary
Resource Type Description
Logic The dynamic power consumed by adaptive logic modules (ALMs), flipflops (FFs) and associated routing.*
Note: All routing fabric, including from resources other than logic resources is included here.
RAM The dynamic power consumed by RAMs and associated routing.
DSP The dynamic power consumed by digital signal processing (DSP) blocks and associated routing.
Clock The dynamic power consumed by clock networks. The clock dynamic power is affected by the selected device.
PLL The dynamic and standby power consumed by phase-locked loops (PLLs).
I/O The dynamic and standby power consumed by I/O pins and I/O subsystems.
Transceiver The dynamic and standby power consumed by transceiver blocks.
Hard Processor The dynamic and standby power consumed by the hard processor system (HPS).
High-Bandwidth Memory The dynamic power consumed by high-bandwidth memory (HBM) and the universal interface bus (UIB) modules.
Static Power The static power consumed regardless of clock frequency. This includes static power consumed by I/O and transceiver blocks, but does not include standby power.
Total, Before SmartVID Savings The total power consumption before SmartVID power savings. Includes static power (PSTATIC) and power consumed by different blocks as reported above. Does not include power dissipated in off-chip termination resistors.
SmartVID Savings The total power reduction (static and dynamic) resulting from the lower voltage that is made possible by SmartVID. This power reduction is dependent on the user design and device characteristics. The combination of these factors may result in different static and dynamic power savings, so the exact dynamic and static components are not identified separately, and the power reduction reported here is a worst-case result. The reduction reported in this field is already taken into consideration in the Total (W) field. The SmartVID Power Savings field applies only to devices that support SmartVID and only when Power Characteristics is set to Maximum.
Total Power The total power dissipated as heat from the FPGA. Does not include power dissipated in off-chip termination resistors. Total power dissipation in the FPGA may differ from the sum of power on all rails due to several factors including, but not limited to, power dissipated in off-chip termination resistors.