Visible to Intel only — GUID: nik1410905483178
Ixiasoft
Visible to Intel only — GUID: nik1410905483178
Ixiasoft
5.11. Transaction Layer Configuration Space Signals
Signal |
Direction |
Description |
---|---|---|
tl_cfg_add[3:0] | Output |
Address of the register that has been updated. This signal is an index indicating which Configuration Space register information is being driven onto tl_cfg_ctl.The indexing is defined in Multiplexed Configuration Register Information Available on tl_cfg_ctl. The index increments every 8 coreclkout_hip cycles |
tl_cfg_ctl[31:0] | Output |
The tl_cfg_ctl signal is multiplexed and contains the contents of the Configuration Space registers. The indexing is defined in Multiplexed Configuration Register Information Available on tl_cfg_ctl. |
tl_cfg_sts[52:0] | Output |
Configuration status bits. This information updates every coreclkout_hip cycle. The following table provides detailed descriptions of the status bits. |
hpg_ctrler[4:0] | Input |
The hpg_ctrler signals are only available in Root Port mode and when the Slot capability register is enabled. Refer to the Slot register and Slot capability register parameters in Table 6–9 on page 6–10. For Endpoint variations the hpg_ctrler input should be hardwired to 0s. The bits have the following meanings: |
Input |
|
|
Input |
|
|
Input |
|
|
Input |
|
|
Input |
|
tl_cfg_sts |
Configuration Space Register |
Description |
---|---|---|
[52:49] |
Device Status Register[3:0] |
Records the following errors:
|
[48] |
Slot Status Register[8] |
Data Link Layer state changed |
[47] | Slot Status Register[4] |
Command completed. (The hot plug controller completed a command.) |
[46:31] |
Link Status Register[15:0] |
Records the following link status information:
|
[30] |
Link Status 2 Register[0] |
Current de-emphasis level. |
[29:25] |
Status Register[15:11] |
Records the following 5 primary command status errors:
|
[24] |
Secondary Status Register[8] |
Master data parity error |
[23:6] |
Root Status Register[17:0] |
Records the following PME status information:
|
[5:1] |
Secondary Status Register[15:11] |
Records the following 5 secondary command status errors:
|
[0] |
Secondary Status Register[8] |
Master Data Parity Error |