Mailbox Client Intel® FPGA IPs User Guide

ID 683290
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.2. Device Family Support

The following lists the device support level definitions for Intel® FPGA IPs:
  • Advance support — The IP is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (data-path width, burst depth, I/O standards tradeoffs).
  • Preliminary support — The IP is verified with preliminary timing models for this device family. The IP meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.
  • Final support — The IP is verified with final timing models for this device family. The IP meets all functional and timing requirements for the device family and can be used in production designs.
Table 3.  Device Family Support
Device Family Support
Stratix® 10 Final
Agilex™ 7 Final
Agilex™ 5 5 Advance
Note: You cannot simulate the Mailbox Client Intel® FPGA IP because the IP receives the responses from SDM. To validate this IP, Intel recommends that you perform hardware evaluation.
5 Agilex™ 5 devices use the Agilex 5 Mailbox Client Intel® FPGA IP.