2022.10.14 |
22.3 |
7.0.0 |
- Updated Table: Design Example Components.
- Updated description for the F-Tile Serial Lite IV Intel FPGA IP component.
- Updated Hardware and Software Requirements.
- Updated Table: Parameters in the Example Design Tab.
- Updated description for the Select Board parameter.
- Updated Directory Structure to add new folder.
- Updated Figure: Directory Structure for Intel Agilex F-Tile Serial Lite IV Design Example.
- Added new folder, ed_hwtest.
- Updated folders, ed_sim and ed_synth.
- Updated the steps in Compiling and Testing the Design.
- Updated the transceiver data rates in Features.
- Updated Table: System Console Commands for Hardware Testing.
- Added Figure: Steps to perform Hardware Testing.
- Updated the steps in Setting Up and Running the Toolkit.
- Updated Figure: Setting JTAG Master.
- Updated Toolkit GUI Setting.
- Corrected PHY to PCS.
- Updated steps.
- Updated Figure: MAC and PCS Tab.
- Updated Figure: Traffic Statistics Tab.
- Updated F-Tile Serial Lite IV Intel FPGA IP Design Example User Guide Archives.
|
2021.12.13 |
21.4 |
3.0.0 |
- Added a footnote to the supported transceiver data rates in Features.
- Added a new topic—Hardware Testing.
- Updated topic title Software Requirements to Hardware and Software Requirements and added hardware testing.
- Updated Figure: Example Design Tab.
- Updated the steps in Compiling and Testing the Design.
- Updated the command for ModelSim* and QuestaSim* simulators in Table: Testbench Simulation Scripts.
- Updated Table: Parameters in the Example Design Tab to include the Agilex I-Series Transceiver-SoC Development Kit option under the Select Board parameter.
|
2021.10.22 |
21.3 |
3.0.0 |
- Updated Software Requirements.
- Corrected the steps in Compiling and Simulating the Design.
- Updated Table: Testbench Simulation Scripts to include information for VCS* MX and QuestaSim* simulators.
|
2021.08.18 |
21.2 |
2.0.0 |
Initial release. |