Visible to Intel only — GUID: sdy1566315401818
Ixiasoft
1.1. Compilation Overview
1.2. Using the Compilation Dashboard
1.3. Design Synthesis
1.4. Design Place and Route
1.5. Incremental Optimization Flow
1.6. Fast Forward Compilation Flow
1.7. Full Compilation Flow
1.8. Exporting Compilation Results
1.9. Integrating Other EDA Tools
1.10. Synthesis Language Support
1.11. Compiler Optimization Techniques
1.12. Synthesis Settings Reference
1.13. Fitter Settings Reference
1.14. Design Compilation Revision History
1.8.1. Exporting a Version-Compatible Compilation Database
1.8.2. Importing a Version-Compatible Compilation Database
1.8.3. Creating a Design Partition
1.8.4. Exporting a Design Partition
1.8.5. Reusing a Design Partition
1.8.6. Viewing Quartus Database File Information
1.8.7. Clearing Compilation Results
2.1. Factors Affecting Compilation Results
2.2. Compilation Time Advisor
2.3. Strategies to Reduce the Overall Compilation Time
2.4. Reducing Synthesis Time and Synthesis Netlist Optimization Time
2.5. Reducing Placement Time
2.6. Reducing Routing Time
2.7. Reducing Static Timing Analysis Time
2.8. Setting Process Priority
2.9. Reducing Compilation Time Revision History
Visible to Intel only — GUID: sdy1566315401818
Ixiasoft
1.4.2.3.1. Global Router Wire Utilization Map Report
The Global Router Wire Utilization Map report displays global signal routing in an interactive heat-map. This report shows routing utilization rate of long and short routing wires. You can also use this report to obtain a detailed view of all the nets in the design. The report's heatmap grid shows the available device LABs. The color of the grid ranges from blue to red as the utilization rate changes from 0% to 100%. The color becomes pink if the utilization rate is greater than 100%.
Figure 12. Global Router Wire Utilization Heat Map (Multiple Layers)
Filter the Global Router Wire table to show short or long Wirelengths in all Directions. The content of the table changes based on the selections you make in the heatmap. You can search for Signal Names, and then single- or multi-select the signal names to display properties in the lower pane. Select one or more nodes in the table to Locate in various editors.
Figure 13. Global Router Wire Utilization Details