Visible to Intel only — GUID: rir1550859059136
Ixiasoft
Visible to Intel only — GUID: rir1550859059136
Ixiasoft
6.5. DDR4 Board Design Guidelines
The following areas are discussed:
- comparison of various types of termination schemes, and their effects on the signal quality on the receiver
- proper drive strength setting on the FPGA to optimize the signal integrity at the receiver
- effects of different loading types, such as components versus DIMM configuration, on signal quality
It is important to understand the trade-offs between different types of termination schemes, the effects of output drive strengths, and different loading types, so that you can swiftly navigate through the multiple combinations and choose the best possible settings for your designs.
The following key factors affect signal quality at the receiver:
- Leveling and dynamic ODT
- Proper use of termination
- Layout guidelines
As memory interface performance increases, board designers must pay closer attention to the quality of the signal seen at the receiver because poorly transmitted signals can dramatically reduce the overall data-valid margin at the receiver. The following figure shows the differences between an ideal and real signal seen by the receiver.
Section Content
Terminations for DDR4 with Intel Agilex Devices
Clamshell Topology
General Layout Routing Guidelines
Reference Stackup
Intel Agilex EMIF-Specific Routing Guidelines for Various DDR4 Topologies
DDR4 Routing Guidelines: Discrete (Component) Topologies
Intel Agilex EMIF Pin Swapping Guidelines