Visible to Intel only — GUID: szz1542051364416
Ixiasoft
1. About this Document
2. Introduction
3. Getting Started with Platform Configuration
4. The Accelerator Functional Unit (AFU)
5. Developing AFUs with the OPAE SDK
6. AFU In-System Debug
7. Accelerator Functional Unit Developer's Guide for Intel® FPGA Programmable Acceleration Card Archives
8. Document Revision History for Accelerator Functional Unit Developer's Guide for Intel® FPGA Programmable Acceleration Card
5.3.2.1. Specify the Platform Configuration
5.3.2.2. Design the AFU
5.3.2.3. AFU Design Guidelines
5.3.2.4. Partial Reconfiguration Design Guidelines
5.3.2.5. Specify the Build Configuration
5.3.2.6. Generate the ASE Build Environment
5.3.2.7. Verify the AFU with ASE
5.3.2.8. Generate the AF Build Environment
5.3.2.9. Generate the AF
5.3.2.1.1. Specify the AFU's UUID
5.3.2.1.2. Request a Top-level Interface
5.3.2.1.3. Extend a Top-level Interface
5.3.2.1.4. Request Device Interface Pipelining
5.3.2.1.5. Request Device Interface Clock-crossing
5.3.2.1.6. Specify a Requested Device as Optional
5.3.2.1.7. Specify AFU User Clock Timing
Visible to Intel only — GUID: szz1542051364416
Ixiasoft
7. Accelerator Functional Unit Developer's Guide for Intel® FPGA Programmable Acceleration Card Archives
Intel® Acceleration Stack Version | User Guide (PDF) |
---|---|
2.0 (For Intel® FPGA PAC D5005) and 1.2 (For Intel FPGA PAC with Intel Arria 10 GX FPGA) | Accelerator Functional Unit (AFU) Developer's Guide for Intel FPGA Programmable Acceleration Card (Intel FPGA PAC) |
1.2 (For Intel FPGA PAC with Intel Arria 10 GX FPGA) | Accelerator Functional Unit (AFU) Developer's Guide for Intel Programmable Acceleration Card with Intel Arria 10 GX FPGA |
1.1 (For Intel FPGA PAC with Intel Arria 10 GX FPGA) | Accelerator Functional Unit (AFU) Developer's Guide |