Visible to Intel only — GUID: sam1396243804698
Ixiasoft
1. MAX® 10 External Memory Interface Overview
2. MAX® 10 External Memory Interface Architecture and Features
3. MAX® 10 External Memory Interface Design Considerations
4. MAX® 10 External Memory Interface Implementation Guides
5. UniPHY IP References for MAX® 10 Devices
6. MAX® 10 External Memory Interface User Guide Archives
7. Document Revision History for the MAX® 10 External Memory Interface User Guide
2.1. MAX® 10 I/O Banks for External Memory Interface
2.2. MAX® 10 DQ/DQS Groups
2.3. MAX® 10 External Memory Interfaces Maximum Width
2.4. MAX® 10 Memory Controller
2.5. MAX® 10 External Memory Read Datapath
2.6. MAX® 10 External Memory Write Datapath
2.7. MAX® 10 Address/Command Path
2.8. MAX® 10 PHY Clock (PHYCLK) Network
2.9. Phase Detector for VT Tracking
2.10. On-Chip Termination
2.11. Phase-Locked Loop
2.12. MAX® 10 Low Power Feature
Visible to Intel only — GUID: sam1396243804698
Ixiasoft
2. MAX® 10 External Memory Interface Architecture and Features
The external memory interface architecture of MAX® 10 devices is a combination of soft and hard IPs.
Figure 1. High Level Overview of MAX® 10 External Memory Interface SystemThis figure shows a high level overview of the main building blocks of the external memory interface system in MAX® 10 devices.
- The full rate data capture and write registers use the DDIO registers inside the I/O elements.
- PHY logic is implemented as soft logic in the core fabric.
- The memory controller is the intermediary between the user logic and the rest of the external memory interface system. The memory controller IP is a soft memory controller that operates at half rate. You can also use your own soft memory controller or a soft memory controller IP from Altera's third-party FPGA partners.
- The physical layer (PHY) serves as the bridge between the memory controller and the external memory DRAM device.
Section Content
MAX 10 I/O Banks for External Memory Interface
MAX 10 DQ/DQS Groups
MAX 10 External Memory Interfaces Maximum Width
MAX 10 Memory Controller
MAX 10 External Memory Read Datapath
MAX 10 External Memory Write Datapath
MAX 10 Address/Command Path
MAX 10 PHY Clock (PHYCLK) Network
Phase Detector for VT Tracking
On-Chip Termination
Phase-Locked Loop
MAX 10 Low Power Feature