MAX® 10 External Memory Interface User Guide

ID 683087
Date 3/17/2025
Public

Visible to Intel only — GUID: sam1396243804698

Ixiasoft

Document Table of Contents

2. MAX® 10 External Memory Interface Architecture and Features

The external memory interface architecture of MAX® 10 devices is a combination of soft and hard IPs.
Figure 1. High Level Overview of MAX® 10 External Memory Interface SystemThis figure shows a high level overview of the main building blocks of the external memory interface system in MAX® 10 devices.


  • The full rate data capture and write registers use the DDIO registers inside the I/O elements.
  • PHY logic is implemented as soft logic in the core fabric.
  • The memory controller is the intermediary between the user logic and the rest of the external memory interface system. The memory controller IP is a soft memory controller that operates at half rate. You can also use your own soft memory controller or a soft memory controller IP from Altera's third-party FPGA partners.
  • The physical layer (PHY) serves as the bridge between the memory controller and the external memory DRAM device.