F-Tile Serial Lite IV Intel® FPGA IP User Guide

ID 683074
Date 4/28/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.5. Resource Utilization and Latency

The resources and latency for the F-Tile Serial Lite IV Intel® FPGA IP were obtained from the Intel® Quartus® Prime Pro Edition software version 22.1.

Table 6.   Intel® Agilex™ F-Tile Serial Lite IV Intel® FPGA IP Resource UtilizationThe latency measurement is based on the round trip latency from the TX core input to the RX core output.
Transceiver Type Variant Number of Data Lanes Mode RS-FEC ALM Latency (TX core clock cycle)
FGT 28.05 Gbps NRZ 16 Basic Disabled 21,691 65
16 Full Disabled 22,135 65
16 Basic Enabled 21,915 189
16 Full Enabled 22,452 189
58 Gbps PAM4 12 Basic Enabled 28,206 146
12 Full Enabled 30,360 146
FHT 58 Gbps NRZ 4 Basic Enabled 15,793 146
4 Full Enabled 16,624 146
58 Gbps PAM4 4 Basic Enabled 15,771 154
4 Full Enabled 16,611 154
116 Gbps PAM4 4 Basic Enabled 21,605 128
4 Full Enabled 23,148 128