Intel® Agilex™ Variable Precision DSP Blocks User Guide

ID 683037
Date 11/17/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2. Intel® Agilex™ Variable Precision DSP Blocks Architecture

The Intel® Agilex™ variable precision DSP consists of the following blocks:
Table 5.  Block Architecture
DSP Implementations Block Architecture
Fixed-point Arithmetic
  • Input register bank
  • First and second pipeline registers
  • Pre-adder/subtract
  • Internal coefficient
  • Multipliers
  • Adder and Subtractor
  • Accumulator, chainout adder, and Preload Constant
  • Systolic registers
  • Double accumulation register
  • Output register bank
Floating-point Arithmetic
  • Input register bank
  • First and second pipeline registers
  • Multipliers
  • Adder
  • Accumulator
  • Output register bank
  • Exception Handling
Figure 1. Fixed-point Arithmetic 9 x 9 Mode
Figure 2. Fixed-point Arithmetic 18 x 19 Mode
Figure 3. Fixed-point Arithmetic 27 x 27 Mode
Figure 4. Floating-point Arithmetic 16-bit Half-Precision Mode
Figure 5. Floating-point Arithmetic 32-bit Single-Precision Mode