1.1. Agilex™ 5 FPGA MIPI D-PHY IP v2.2.0
Description | Impact |
---|---|
Verified in the Quartus® Prime software v24.1. | Provides MIPI D-PHY IP support for Agilex™ 5 devices. The tables that follow summarize speed and feature support. |
Note: This documentation is preliminary and subject to change.
Max Rate (Mbps) | 4 | 5 | 6 | |||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Device Family | Subcategory | 4 | 5 | 6 | S | C | T | H | S | C | T | H | S | C | T | H |
E-Series Device Group B | Long reference/standard reference/ short reference 1 | 150 - 2500 1 | 150 - 2500 1 | 150 - 2500 1 | X | X | X 2 | X | X | X | X 2 | X | X | X | X 2 | X |
Support level key:
Note: Statements in this document that refer to future plans or expectations are forward-looking statements. These statements are based on current expectations and involve many risks and uncertainties that could cause actual results to differ materially from those expressed or implied in such statements. For more information on the factors that could cause actual results to differ materially, see our most recent earnings release and SEC filings at www.intc.com.
|
Protocol | Category | Sub-Category | Supported? | S | C | T | H |
---|---|---|---|---|---|---|---|
MIPI D-PHY | PPI bus width | 16 | X | X | X | X | X |
8 | |||||||
Skew Calibration | RX and TX | X | X | X | X | X | |
Alternate Calibration | RX and TX | X | X | X | X | X | |
Periodic Calibration | TX | X | X | X | X | X | |
Design Example | X | X | X | X | X | ||
TX Equalization Mode | Mode 1 | X | X | X | X | X | |
Mode 2 | X | X | X | X | X | ||
Simulation | External loopback simulation | X | X | ||||
Simulators 1 | VCS | X | X | ||||
VCS-MX | X | X | |||||
QuestaSim | X | X | |||||
Xcelium | X | X | |||||
Questa-Intel FPGA Edition | X | X | |||||
Aldec Riviera-PRO | |||||||
Support level key:
|