MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 7/08/2024
Public
Document Table of Contents

6.2.1.74. RX_CAL_ALT_W_START_MUX

Offset: 0x64
Default: 0x00
Description: Window start delta from alternate calibration for lane CAL_REG_MUXSEL
Bit Name Access Description
7:0 RX_CAL_ALT_W_START_MUX Read Only Window start delta from alternate calibration for lane CAL_REG_MUXSEL.