Visible to Intel only — GUID: wat1683029519017
Ixiasoft
Visible to Intel only — GUID: wat1683029519017
Ixiasoft
4.3. Using the Remaining I/O Pin from Same Byte Location
The MIPI D-PHY with 1 data plus 1 clock will have pins 2, 3, and 6 to 11 on the same byte location, unoccupied. The MIPI D-PHY with 2 data plus 1 clock will have pins 6 to 11 on the same byte location, unoccupied. For a design with 1 or 2 data lanes plus 1 clock, pin 7 (pin index 7 or 19 or 31 or 43 or 55 or 67 or 79 or 91) on the same byte location should be left unused. This rule does not apply to designs with 4 or 8 data lanes plus 1 clock, because pins 7 and 8 serve as MIPI D-PHY data lane.
You can use the remaining I/O pins only for LVCMOS1.1 or LVCMOS1.2 for general function, or SLVS-400 with or without LVDS SERDES function. The remaining I/O pins cannot be used for other functions.