MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.2.11. TCHK_LINK_ERR_STATUS

Offset: 0x188
Default: 0x00
Description:  
Bit Name Access Description
7 TCHK_LINK_ERR_STATUS_HS_ERR Read Only HS data transfer error.
6 TCHK_LINK_ERR_STATUS_CAL_ERR Read Only HS calibration error.
5 TCHK_LINK_ERR_STATUS_LPDT_ERR Read Only Error in LPDT test.
4 TCHK_LINK_ERR_STATUS_TRIG_ERR Read Only Error in Trigger test.
3 TCHK_LINK_ERR_STATUS_LANE_ERR_CTRL Read Only Lane error encountered during test (ESC errors or Control error).
2 TCHK_LINK_ERR_STATUS_ULPS_ERR Read Only Error in ULPS test.
1 TCHK_LINK_ERR_STATUS_LANE_ERR_SOT Read Only Lane error encountered during test (SOT and SOT SYNC error).
0 TCHK_LINK_ERR_STATUS_FAIL Read Only Test Failed.