Visible to Intel only — GUID: fkn1682532878773
Ixiasoft
1. About the External Memory Interfaces Agilex™ 5 FPGA IP
2. Design Example Quick Start Guide for External Memory Interfaces Agilex™ 5 FPGA IP
3. Design Example Description for External Memory Interfaces Agilex™ 5 FPGA IP
4. Document Revision History for External Memory Interfaces (EMIF) IP Design Example User Guide
2.1. Creating an EMIF Project
2.2. Generating and Configuring the EMIF IP
2.3. Configuring DQ Pin Swizzling
2.4. Generating the Synthesizable EMIF Design Example
2.5. Generating the EMIF Design Example for Simulation
2.6. Pin Placement for Agilex™ 5 EMIF IP
2.7. Compiling the Agilex™ 5 EMIF Design Example
2.8. Generating the EMIF Design Example with the Performance Monitor
Visible to Intel only — GUID: fkn1682532878773
Ixiasoft
2.1.1.2. Saving a Memory Device Presets File
After you have configured the parameters, you can save your configuration as a presets file.
To save your configuration, type the desired name for your presets file, with the extension .qprs, and click Save configuration.
Figure 7. Configuration Save/Load Dialog Box
Note: Ensure that you save the presets file with the extension .qprs. Ensure that the high-level parameters and timing parameters match the custom preset file (for example. Memory Format, Device DQ Width, Memory Clock Frequency, etcetera).