GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 4/07/2025
Public
Document Table of Contents

2.5. Resource Utilization

Table 8.  Resource Utilization for GTS AXI Streaming IP for Agilex™ 5 E-Series DevicesEP = Endpoint, RP = Root Port, UP = Upstream, and DN = Downstream
IP Configuration ALMs M20Ks Logic Registers
PCIe* 4.0 x4 EP 4728 18 8626
RP 4757 18 8683
UP 4773 18 8688
DN 4786 18 8714
PCIe* 4.0 x2 EP 3907 11 7385
RP 3939 11 7401
UP 3930 11 7460
DN 3977 11 7401
PCIe* 4.0 x1 EP 3906 11 7331
RP 3922 11 7396
UP 3926 11 7400
DN 3995 11 7437
PCIe* 3.0 x4 EP 4170 11 7424
RP 4173 11 7366
UP 4269 11 7466
DN 4269 11 7466
PCIe* 3.0 x2 EP 3881 11 7422
RP 3909 11 7419
UP 3924 11 7470
DN 3928 11 7482
PCIe* 3.0 x1 EP 3882 11 7369
RP 3941 11 7389
UP 3915 11 7481
DN 3966 11 7501
Table 9.  Resource Utilization for GTS AXI Streaming IP for Agilex™ 5 D-Series DevicesEP = Endpoint, RP = Root Port, UP = Upstream, and DN = Downstream
IP Configuration ALMs M20Ks Logic Registers
PCIe* 4.0 x8 EP 5963 32 13580
RP 5273 32 12668
UP 6028 32 13476
DN 6029 32 13639
PCIe* 3.0 x8 EP 4810 18 8708
RP 4796 18 8681
UP 4820 18 8729
DN 4827 18 8723
PCIe* 4.0 x4 + PCIe* 4.0 x4 EP + EP 8527 36 16794
PCIe* 4.0 x4 + PCIe* 4.0 x4 RP + RP 8493 36 16870
PCIe* 4.0 x2 + PCIe* 4.0 x2 EP + EP 7694 22 14294
PCIe* 4.0 x4 + PCIe* 4.0 x4 EP + RP 8482 36 16835
PCIe* 4.0 x4 + PCIe* 4.0 x4 UP + UP 8696 36 16956
PCIe* 4.0 x4 + PCIe* 4.0 x4 DN + DN 8607 36 16986
PCIe* 4.0 x4 + PCIe* 4.0 x4 UP + DN 8626 36 16909
Table 10.  Resource Utilization for GTS AXI Streaming IP for Agilex™ 3 DevicesEP = Endpoint, RP = Root Port
IP Configuration ALMs M20Ks Logic Registers
PCIe* 3.0 x4 EP 4085 11 7577
RP 3100 11 7600
PCIe* 3.0 x2 EP 4152 11 7597
RP 3191 11 7560
PCIe* 3.0 x1 EP 4219 11 7575
RP 3080 11 7561
Note: The default IP parameter is used for each of the IP configurations above, resource utilization may increase as additional IP features are enabled.