GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide
Visible to Intel only — GUID: atc1711419021264
Ixiasoft
Visible to Intel only — GUID: atc1711419021264
Ixiasoft
6.10.1. Function Level Reset Received Interface
Signal Name | Direction | Port Mode | Clock Domain | Description |
---|---|---|---|---|
p<n>_ss_app_st_flrrcvd_tvalid | Output | EP | p<n>_axi_lite_clk | When asserted, indicates a FLR request received from HOST. The signal is valid for one clock cycle. |
p<n>_ss_app_st_flrrcvd_tdata[19:0] | Output | EP | p<n>_axi_lite_clk | Valid when p<n>_ss_app_st_flrrcvd_tvalid assert.
|
The figure below shows timing diagram for function level reset indication to the application.
The first command indicates FLR for Physical Function = 1.
The second and third back-to-back indications are for VF, the p<n>_ss_app_st_flrrcvd_tdata[14] high indicates FLR is received for Virtual Function.
The fourth command signals FLR for PF=0.