Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813669
Date 10/07/2024
Public
Document Table of Contents

6.1.8.1. 1.25 Gbps LVDS Serial Interface

If the variant includes an embedded PMA, the PMA provides a 1.25-GHz serial interface.
Table 77.  1.25 Gbps Interface Signals
Name I/O Description
ref_clk I 125 MHz local reference clock oscillator.
rx_recv_clk_in <n> I Recovered 125 MHz clock from LVDS IP.
rx_recovclkout <n> O LVDS recovered clk_out.
lvds_tx_pll_locked O LVDS transmit PLL locked status.
rxp <n> I Serial Differential Receive Interface.
rxn <n> I Serial Differential Receive Interface.
txp <n> O Serial Differential Transmit Interface.
txn <n> O Serial Differential Transmit Interface.