Parameterizable Macros for Intel® FPGAs User Guide

ID 772350
Date 7/08/2024
Public
Document Table of Contents

2.2.4. True Dual-Port RAM Verilog Instantiation Template

True Dual-Port RAM Verilog Instantiation Template

//Quartus Prime Parameterizable Macro Template
//True Dual Port RAM
//Documentation :
//https://www.intel.com/content/www/us/en/docs/programmable/772350/
//Macro Location :
//$QUARTUS_ROOTDIR/libraries/megafunctions/true_dual_port_ram.v
 true_dual_port_ram #(
  //Port A Parameters
   .DATA_WIDTH_A                            (8),
   .ADDR_WIDTH_A                            (11),
   .BYTE_EN_WIDTH_A                         (1),
   .OUT_DATA_REG_CLK_A                      ("UNREGISTERED"),
   .OUT_DATA_ACLR_A                         ("NONE"),
   .OUT_DATA_SCLR_A                         ("NONE"),
   .READ_DURING_WRITE_MODE_A                ("NEW_DATA_NO_NBE_READ"),
   .IN_CLK_EN_A                             ("NORMAL"),
   .OUT_CLK_EN_A                            ("NORMAL"),
  //Port B Parameters
   .DATA_WIDTH_B                            (8),
   .ADDR_WIDTH_B                            (11),
   .BYTE_EN_WIDTH_B                         (1),
   .OUT_DATA_REG_CLK_B                      ("UNREGISTERED"),
   .OUT_DATA_ACLR_B                         ("NONE"),
   .OUT_DATA_SCLR_B                         ("NONE"),
   .READ_DURING_WRITE_MODE_B                ("NEW_DATA_NO_NBE_READ"),
   .IN_CLK_EN_B                             ("NORMAL"),
   .OUT_CLK_EN_B                            ("NORMAL"),
  //Parameters common for Port A and Port B
   .BYTE_SIZE                               (8),
   .INIT_FILE                               (""),
   .INIT_FILE_LAYOUT                        ("PORT_A"),
   .MAX_DEPTH                               (2048)
 ) <instance_name> (
   .clock0    (_connected_to_clock0_),    //input, width = 1
   .clock1    (_connected_to_clock1_),    //input, width = 1
   .clocken0  (_connected_to_clocken0_),  //input, width = 1
   .clocken1  (_connected_to_clocken1_),  //input, width = 1
   .aclr      (_connected_to_aclr_),      //input, width = 1
   .sclr      (_connected_to_sclr_),      //input, width = 1
   .data_a    (_connected_to_data_a_),    //input, width = DATA_WIDTH_A
   .address_a (_connected_to_address_a_), //input, width = ADDR_WIDTH_A
   .wren_a    (_connected_to_wren_a_),    //input, width =1
   .rden_a    (_connected_to_rden_a_),    //input, width = 1
   .byteena_a (_connected_to_byteena_a_), //input, width = BYTE_EN_WIDTH_A
   .data_b    (_connected_to_data_b_),    //input, width = DATA_WIDTH_B
   .address_b (_connected_to_address_b_), //input, width = ADDR_WIDTH_B
   .wren_b    (_connected_to_wren_b_),    //input, width =1
   .rden_b    (_connected_to_rden_b_),    //input, width = 1
   .byteena_b (_connected_to_byteena_b_), //input, width = BYTE_EN_WIDTH_B
   .q_a       (_connected_to_q_a_),       //output, width = DATA_WIDTH_A
   .q_b       (_connected_to_q_b_)        //output, width = DATA_WIDTH_B
   );