Visible to Intel only — GUID: smf1686600579033
Ixiasoft
Answers to Top FAQs
1. Parameterizable Macros for Intel FPGAs Overview
2. Dual-Port Random Access Memory (RAM) Parameterizable Macros
3. FIFO Parameterizable Macros
4. I/O PLL Parameterizable Macro (ipm_iopll)
5. CDC Parameterizable Macros
6. Document Revision History for the Parameterizable Macros for Intel FPGAs User Guide
7. Parameterizable Macros for Intel FPGAs User Guide Archives
2.1.1. Simple Dual-Port RAM Parameterizable Macro Port Descriptions
2.1.2. Simple Dual-Port RAM Parameterizable Macro Parameters
2.1.3. Simple Dual-Port RAM VHDL Instantiation Template
2.1.4. Simple Dual-Port RAM Verilog Instantiation Template
2.1.5. Simple Dual-Port RAM SystemVerilog Instantiation Template
3.1.1. Synchronous FIFO Parameterizable Macro Port Descriptions
3.1.2. Synchronous FIFO Parameterizable Macro Parameters
3.1.3. Synchronous FIFO VHDL Instantiation Template
SYNC_FIFO VHDL Instantiation Template
3.1.4. Synchronous FIFO Verilog Instantiation Template
3.1.5. Synchronous FIFO SystemVerilog Instantiation Template
5.1. Synchronous Reset Synchronizer Parameterizable Macro (ipm_cdc_sync_rst)
5.2. Asynchronous Reset Synchronizer Parameterizable Macro (ipm_cdc_async_rst)
5.3. Synchronizer Using Single Clock Parameterizable Macro (ipm_cdc_1clk_sync)
5.4. Synchronizer Using Two Clocks Parameterizable Macro (ipm_cdc_2clks_sync)
5.5. Glitchless Clock MUX Parameterizable Macro (ipm_cdc_glitchless_clk_mux)
5.6. Bus Synchronizer Parameterizable Macro (ipm_cdc_bus_sync)
5.7. Pulse Synchronizer Parameterizable Macro (ipm_cdc_pulse_sync)
5.1.1. Synchronous Reset Synchronizer Parameterizable Macro Port Descriptions
5.1.2. Synchronous Reset Synchronizer Parameterizable Macro Parameters
5.1.3. Synchronous Reset Synchronizer VHDL Instantiation Template
5.1.4. Synchronous Reset Synchronizer Verilog Instantiation Template
5.1.5. Synchronous Reset Synchronizer SystemVerilog Instantiation Template
5.2.1. Asynchronous Reset Synchronizer Parameterizable Macro Port Descriptions
5.2.2. Asynchronous Reset Synchronizer Parameterizable Macro Parameters
5.2.3. Asynchronous Reset Synchronizer VHDL Instantiation Template
5.2.4. Asynchronous Reset Synchronizer Verilog Instantiation Template
5.2.5. Asynchronous Reset Synchronizer SystemVerilog Instantiation Template
5.3.1. Synchronizer Using Single Clock Parameterizable Macro Port Descriptions
5.3.2. Synchronizer Using Single Clock Parameterizable Macro Parameters
5.3.3. Synchronizer Using Single Clock VHDL Instantiation Template
5.3.4. Synchronizer Using Single Clock Verilog Instantiation Template
5.3.5. Synchronizer Using Single Clock SystemVerilog Instantiation Template
5.4.1. Synchronizer Using Two Clocks Parameterizable Macro Port Descriptions
5.4.2. Synchronizer Using Two Clocks Parameterizable Macro Parameters
5.4.3. Synchronizer Using Two Clocks VHDL Instantiation Template
5.4.4. Synchronizer Using Two Clocks Verilog Instantiation Template
5.4.5. Synchronizer Using Two Clocks SystemVerilog Instantiation Template
5.5.1. Glitchless Clock MUX Parameterizable Macro Port Descriptions
5.5.2. Glitchless Clock MUX Parameterizable Macro Parameters
5.5.3. Glitchless Clock MUX VHDL Instantiation Template
5.5.4. Glitchless Clock MUX Verilog Instantiation Template
5.5.5. Glitchless Clock MUX SystemVerilog Instantiation Template
Visible to Intel only — GUID: smf1686600579033
Ixiasoft
3.1.3. Synchronous FIFO VHDL Instantiation Template
SYNC_FIFO VHDL Instantiation Template
-- Quartus Prime Parameterizable Macro Template -- SYNC FIFO -- Documentation : -- https://www.intel.com/content/www/us/en/docs/programmable/772350/ -- Macro Location : -- $QUARTUS_ROOTDIR/eda/sim_lib/altera_lnsim_components.vhd -- Add the library and use clauses before the design unit declaration library altera_lnsim; use altera_lnsim.altera_lnsim_components.all; -- Instantiating SYNC_FIFO <instance_name> : SYNC_FIFO generic map ( ADD_RAM_OUTPUT_REGISTER => "OFF", ALMOST_EMPTY_VALUE => 1, ALMOST_FULL_VALUE => 1, ENABLE_SCLR => "OFF", ENABLE_ACLR => "OFF", ALLOW_RWCYCLE_WHEN_FULL => "ON", ENABLE_SHOWAHEAD => "OFF", DATA_WIDTH => 8, ADDR_WIDTH => 11, OVERFLOW_CHECKING => "ON", UNDERFLOW_CHECKING => "ON", MAXIMUM_DEPTH => 2048, BYTE_SIZE => 8, BYTE_EN_WIDTH => 1 ) port map ( clock => _connected_to_clock_, -- input, width = 1 data => _connected_to_data_, -- input, width = DATA_WIDTH rdreq => _connected_to_rdreq_, -- input, width = 1 sclr => _connected_to_sclr_, -- input, width = 1 aclr => _connected_to_aclr_, -- input, width = 1 wrreq => _connected_to_wrreq_, -- input, width = 1 byteena => _connected_to_byteena_, -- input, width = BYTE_EN_WIDTH full => _connected_to_full_, -- output, width = 1 almost_empty => _connected_to_almost_empty_, -- output, width = 1 almost_full => _connected_to_almost_full_, -- output, width = 1 q => _connected_to_q_, -- output, width = DATA_WIDTH usedw => _connected_to_usedw_ -- output, width = ADDR_WIDTH );