F-Tile Low Latency 50G Ethernet Intel® FPGA IP User Guide

ID 758946
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9. Document Revision History for the F-Tile Low Latency 50G Ethernet Intel® FPGA IP User Guide

Document Version Intel® Quartus® Prime Version IP Version Changes
2023.10.02 23.3 3.0.0
  • Renamed document title to F-Tile Low Latency 50G Ethernet Intel FPGA IP User Guide.
  • Updated references to "F-Tile 50G Ethernet Intel FPGA IP".
  • Added link to F-Tile Architecture and PMA and FEC Direct PHY IP User Guide for more information about Analog Parameter tab setting in Specifying the IP Core Parameters and Options section.
2023.05.10 23.1 1.0.1
  • Renamed document title to F-Tile Low Latency 50G Ethernet Intel FPGA Soft-IP User Guide.
  • Updated references to "F-Tile 50G Ethernet Intel FPGA IP" to "F-Tile Low Latency 50G Ethernet Intel FPGA Soft-IP".
  • Updated Specifying the IP Core Parameters and Options.
  • Updated F-Tile Low Latency 50G Ethernet Intel FPGA Soft-IP Parameters.
  • Made editorial edits throughout the document.
2023.05.05 23.1 1.0.1
  • Updated information in Release Information section.
  • Updated to O_tx_serial and i_tx_serial signals in Table: Transceiver Signals.
  • Updated Table: Transceiver Reconfiguration Interface Ports of the F-Tile Ethernet Hard IP.
  • Updated the o_remote_fault_status signal in Table: Miscellaneous Status and Debug Signals.
  • Removed refclk_ref signal in Table: Clock Signals.
  • Updated Table: Hard IP Registers.
  • Updated product family name to Intel Agilex® 7.
2023.01.23 22.4 1.0.0 Initial release.